Course guide
240IEE21 - 240IEE21 - Design on Silicon

Unit in charge: Barcelona School of Industrial Engineering
Teaching unit: 710 - EEL - Department of Electronic Engineering.
Degree: MASTER'S DEGREE IN INDUSTRIAL ENGINEERING (Syllabus 2014). (Optional subject).
Academic year: 2023  ECTS Credits: 4.5  Languages: Catalan

LECTURER

Coordinating lecturer: SALVADOR MANICH BOU
Others: Salvador Manich Bou
Rosa Rodríguez Montañés
Álvaro Gómez Pau

DEGREE COMPETENCES TO WHICH THE SUBJECT CONTRIBUTES

Specific:
CEEELECT1. Design electronic systems (mixed analogical and digital systems and micro-mechanical systems on silicon, digital systems based on discrete components, logical programable devices and/or microprocessors, electronic instrumentation systems and power electronic systems) and manage development projects and/or commercialization of electronic systems or development projects and/or commercialization of systems in which the electronic subsystems have an important specific weight.

TEACHING METHODOLOGY

The subject is assigned a teaching load of 4.5 ECTS credits, which is equivalent to a student dedication of 112.5 hours. 40 of these 112.5 hours correspond to face-to-face activities (24 hours of attendance to theory and problem classes, 10 hours of attendance to laboratory practices and 6 hours for evaluations). The other 72 hours correspond to non-face-to-face activities (10 hours for the realization of simulations of circuits and systems of preparation of the practices and 62 hours of study).

The subject has been structured in two parts: a theoretical part and a practical part. Each of these parts involves face-to-face activities, directed non-face-to-face activities and evaluation activities.

The theoretical part includes the exposition of topics, the resolution and discussion of problems and examples, passing from one activity to another at the discretion of the teacher. The program indicated in the contents will be followed. The face-to-face activities of the theoretical part will consist of classes that will take place throughout the weeks of the academic year, in the groups and schedules established for this purpose by Ordinance of Studies, totaling a minimum of 24 hours of class (16 sessions of 1.5 hours each).

The practical part includes the realization of a project that will involve a set of circuits that must be simulated and/or experienced. The face-to-face activities of the practical part will consist of 16 hours of laboratory distributed in 8 sessions of two hours, that will realize in teams of two students, in the groups and schedules established to the effect by Ordinance of Studies and the Department of Electronic Engineering (EEL). The number of students in the internship sessions is limited to 15. The internships will be conducted in the Electronics Laboratory II, located on the 9th floor. Each practice is associated with a set of tasks to be performed as preliminary preparation.

The course material will be available on the Digital Campus.
LEARNING OBJECTIVES OF THE SUBJECT

It is a specialty subject that has four fundamental objectives:
1) CMOS process. The objective is to learn how an integrated circuit is designed and manufactured in CMOS technology. The technology for manufacturing nanometric CMOS processes and the materials and techniques used are studied.
2) Design at the level of physical layout. The objective is to introduce the digital design techniques. The semicustom and fullcustom techniques will be studied.
3) Present the historical and modern techniques for information encryption/decryption and the application of integrated circuit technology in modern ciphering.
4) Explaining the weaknesses that may exist in the integrated electronic ciphering systems and some countermeasures used.

STUDY LOAD

<table>
<thead>
<tr>
<th>Type</th>
<th>Hours</th>
<th>Percentage</th>
</tr>
</thead>
<tbody>
<tr>
<td>Hours small group</td>
<td>13,5</td>
<td>12.00</td>
</tr>
<tr>
<td>Self study</td>
<td>72,0</td>
<td>64.00</td>
</tr>
<tr>
<td>Hours large group</td>
<td>27,0</td>
<td>24.00</td>
</tr>
</tbody>
</table>

Total learning time: 112.5 h

CONTENTS

**MI.T1. Reduction of scale and its advantages.**

**Description:**

**Full-or-part-time:** 2h 24m

**Theory classes:** 2h 24m

**MI.T2. CMOS technologies.**

**Description:**

**Full-or-part-time:** 2h 24m

**Theory classes:** 2h 24m

**MI.T3. CMOS manufacturing process.**

**Description:**

**Full-or-part-time:** 2h 24m

**Theory classes:** 2h 24m
MI.T4. Fullcustom digital design techniques.

Description:

Full-or-part-time: 2h 24m
Theory classes: 2h 24m

MI.T5. Beyond CMOS.

Description:

Full-or-part-time: 2h 24m
Theory classes: 2h 24m

MII.T1. Introduction to cryptography.

Description:
Security of people vs. information security (SdI). Importance of SdI in IoT technologies. Economic impact of SdI. Areas of interest. Encryption techniques for privacy, confidentiality and reliability.

Full-or-part-time: 3h
Theory classes: 3h

MII.T2. History of cryptography.

Description:

Full-or-part-time: 3h
Theory classes: 3h

MII.T3. Fundamentals of cryptography, part I.

Description:

Full-or-part-time: 3h
Theory classes: 3h
MII.T4. Fundamentals of cryptography, part II.

Description:

Full-or-part-time: 3h
Theory classes: 3h

GRADING SYSTEM

The theoretical part will be evaluated through a continuous assessment grade obtained from the exercises proposed in class, a presentation on the project developed in module I of the subject and a final exam.
The practical part will be evaluated based on the practical classes taken in module II.
The grade in the acts will be the result of applying the following equation, rounded to the nearest decimal:
\[N_{FINAL} = 0.20 \times NPP + 0.4 \times NPF + 0.2 \times NAP + 0.20 \times NAC\]
NPP: Presentation note, module I.
NPF: Final exam grade.
NAP: Note of practicals module II.
NAC: Continuous evaluation note, of theory deliverables.
The subject’s reassessment process in July will be based on the theoretical content with a test with the same characteristics as the final exam. The new note will replace the NPF obtained in June.
Only those students who have grades of not present in the final exam of the course will be listed as not present at the events. No test grade will be saved for subsequent courses. No proof of previous courses is accepted.

EXAMINATION RULES.

The final exam of the subject will last 3 hours and will consist of a multiple-choice test. This test will cover the entire subject.
The student, to access the exam room, must present an official identification document.
Once the notes have been published, a claim period will be opened.

BIBLIOGRAPHY

Basic:

RESOURCES

Hyperlink: